×

TILOS

swMATH ID: 11680
Software Authors: Fishburn, J. P.; Dunlop, A. E.
Description: TILOS: A posynomial programming approach to transistor sizing. A new transistor sizing algorithm, which couples synchronous timing analysis with convex optimization techniques, is presented. Let A be the sum of transistor sizes, T the longest delay through the circuit, and K a positive constant. Using a distributed RC model, each of the following three programs is shown to be convex: 1) Minimize A subject to T < K. 2) Minimize T subject to A < K. 3) Minimize AT K . The convex equations describing T are a particular class of functions called posynomials. Convex programs have many pleasant properties, and chief among these is the fact that any point found to be locally optimal is certain to be globally optimal TILOS (Timed Logic Synthesizer) is a program that sizes transistors in CMOS circuits. Preliminary results of TILOS’s transistor sizing algorithm are presented.
Homepage: http://rd.springer.com/chapter/10.1007/978-1-4615-0292-0_23
Related Software: JiffyTune; LANCELOT; Mosek; GGPLAB; Ipopt; LOQO; YALMIP; CVX; RITUAL
Cited in: 6 Documents