A 51-pJ/pixel 33.7-dB PSNR 4� compressive CMOS image sensor with column-parallel single-shot compressive sensing

C Park, W Zhao, I Park, N Sun…�- IEEE Journal of Solid�…, 2021 - ieeexplore.ieee.org
C Park, W Zhao, I Park, N Sun, Y Chae
IEEE Journal of Solid-State Circuits, 2021ieeexplore.ieee.org
This article presents a CMOS image sensor (CIS) with column-parallel single-shot
compressive sensing (CS) for always-on Internet-of-Things (IoT) application, which achieves
an energy efficiency of 51 pJ/pixel, while maintaining high image quality of PSNR> 33.7 dB
and SSIM> 0.89. This is enabled by an energy-efficient encoder, which replaces a densely
populated CS encoding matrix with a highly sparse pseudo-diagonal one. Since the
proposed column-parallel CS encoder can be implemented directly at pixel outputs with an�…
This article presents a CMOS image sensor (CIS) with column-parallel single-shot compressive sensing (CS) for always-on Internet-of-Things (IoT) application, which achieves an energy efficiency of 51 pJ/pixel, while maintaining high image quality of PSNR > 33.7 dB and SSIM > 0.89. This is enabled by an energy-efficient encoder, which replaces a densely populated CS encoding matrix with a highly sparse pseudo-diagonal one. Since the proposed column-parallel CS encoder can be implemented directly at pixel outputs with an energy-efficient switched-capacitor matrix multiplier, data compression is achieved prior to the pixel digitization, thereby greatly reducing ADC power, data size, and I/O power. The energy efficiency of the image sensor is further improved by using dynamic single-slope ADCs. A prototype VGA image sensor implemented in a 110-nm CMOS process consumes only 0.7 mW at 45 frames/s. The corresponding energy per pixel (51 pJ/pixel) amounts to more than improvement over the previous low-energy benchmark for CS image sensors.
ieeexplore.ieee.org
Showing the best result for this search. See all results